Sun Microsystems, Inc.
spacer spacer
spacer   Sun System Handbook Home | Systems | Components | General Info | Search | Feedback 
spacer
black dot
 
black fade
 

SPARCserver 1000E

501-2668
0MB FRU
w/o SPARC Module

Jumper Settings

JUMPER PINS SETTING DESCRIPTION
J1200
J1201
J1200
J1201
1-2
1-2
2-3
2-3
Out
Out
In
In
RS-423
RS-423
RS-232 +12V (default)
RS-232 -12V (default)

Configured System Boards

PART# MEMORY SIMM MODULE
501-2764 64MB 8MB 1 SM61
501-2765 128MB 32MB 2 SM61
501-2766 0MB - 2 SM61
501-2998 0MB - 2 SM81
501-3038 128MB 8MB 2 SM81
501-3039 256MB 32MB 2 SM81

Notes

  1. The minimum operating system is Solaris 2.3.
  2. The SM81 requires Solaris 2.4 and Patch >=101945-35.
  3. Install the highest level Boot PROM set in System Board 0.
  4. Boot PROMs >=2.18 disable 40MHz System Boards if they are installed in systems using the 50MHz Control Board.
  5. Use SPARC module and SBus board Standoff 330-1664-01.
  6. A root partition >2GB is not supported by Sun-4c, 4m, or 4d systems.

Memory Configuration Notes

  1. The minimum memory configuration is 4 SIMMs in Group 0.
  2. Use 8MB SIMMs 501-1817 and 32MB SIMM 501-2196.
  3. Install all Group 0 SIMMs on all system boards from the lowest board slot number to the highest. Then install SIMMs in Group 1 on all system boards, followed by Group 2 and Group 3. Refer to the Memory Module Installation Guide for installation performance guidelines.

References

  1. SPARCserver 1000 Installation Manual, 801-2893.
  2. SPARCserver 1000 System Board Manual, 801-2900.
  3. Memory Module Product Note, 801-5345.
  4. Memory Module Installation Guide, 801-2030.
  5. BugID 4035259 filed against root partition >2GB.

50MHz Control Board

SPARCserver 1000E

501-2667 501-2673
Programmed Unprogrammed

Notes

  1. The 50MHz Control Board is not compatible with the SS1000 System Board and SuperSPARC modules that run at 40MHz on the XDBus.
  2. Boot PROMs >=2.18 disable 40MHz System Boards if they are installed in systems using the 50MHz Control Board.
  3. The HOSTID and Ethernet Address are programmed into a 2KB x 8-bit Flash EEPROM in the TMS29F816 at U0201. The TMS29F816 is not field replaceable.
  4. The HOSTID and Ethernet Address are downloaded from the control board to the NVRAM on all system boards during POST.
  5. If the control board EEPROM content is invalid, the values stored in the NVRAM on System Board 0 are used.
  6. The Yellow LED on the keyswitch interface board is ON if the control board EEPROM content is invalid.
  7. Use the update-system-idprom OBP command to download the contents of the NVRAM on System Board 0 to a control board with an invalid EEPROM. OBP 2.11 is required.
  8. Use the following command sequence to invalidate the control board EEPROM:
    ok patch noop call update-system-idprom
    ok patch noop call update-system-idprom
    ok patch call noop update-system-idprom
    Power the system off and remove the Control Board.
  9. Use the following commands to change the NVRAM parameter that defines the location of the master system board:
    ok clear-master-nvram
    ok reset

WebToneWebToneWebToneWebTone
 Copyright 1994-2003 Sun Microsystems, Inc.,  901 San Antonio Road, Palo Alto, CA 94303 USA.  All rights reserved.
 Legal Terms Privacy Policy Feedback