Sun Microsystems, Inc.
spacer spacer
spacer   Sun System Handbook Home | Systems | Components | General Info | Search | Feedback 
spacer
black dot
 
black fade
 

Netra CP2140

Codename: Othello+

CP2140S-650 / Netra CT 410 / Netra CT 810

501-6358 501-6403 501-6416 501-6417
650MHz
0MB FRU
650MB
1GB
650MB
2GB
650MB
4GB

Jumper Settings

SWITCH DIP SETTING DESCRIPTION
SW0501 1
2
On
On
SMC setting for non-HA system (default)
1
2
Off
On
SMC setting for HA system
SW1801 1
2
Off
Off
Boot Flash PROM selected (default)
1
2
On
On
User Flash PROM 1 selected
1
2
Off
On
User Flash PROM 1 and 2 selected
1
2
On
Off
ROMBO selected
SW4101 1
1
Off
On
SCSI Bus A Termination Power enabled
SCSI Bus A Termination Power disabled
2
2
Off
On
SCSI Bus B Termination Power enabled
SCSI Bus B Termination Power disabled
3
3
Off
On
SCSI Bus A Termination enabled
SCSI Bus A Termination disabled
4
4
Off
On
SCSI Bus B Termination enabled
SCSI Bus B Termination disabled

Netra CT 410/810 Codename: Makaha

Notes

  1. The minimum operating system is Solaris 8 2/02.
  2. The Hostid and MAC address are in the I2C SEEPROM 100-6755 at U3207.
  3. Use 512MB Memory 375-3025, Option XCP2000-MEM-512.
  4. Use 1GB Memory 375-3026, Option XCP2000-MEM-1GB.
  5. Use Rear Transition Card 375-0121, Option XCP2040-TRN.
  6. High Availability (HA) systems use the BD_SEL, HEALTHY, and PCI-RST signals to control each slot.

UltraSPARC IIi Notes

  1. The 650MHz UltraSPARC IIi is similar to the 270-440MHz UltraSPARC IIi. Differences include integrated L2 Cache and SDRAM Memory Control.
  2. The 650MHz UltraSPARC IIi is based on the 500MHz UltraSPARC IIe.
  3. The 650MHz UltraSPARC IIi OBP and OS name is UltraSPARC IIe.

Reference

Netra CP2140 Technical Reference Manual, 816-4908.

WebToneWebToneWebToneWebTone
 Copyright 1994-2003 Sun Microsystems, Inc.,  901 San Antonio Road, Palo Alto, CA 94303 USA.  All rights reserved.
 Legal Terms Privacy Policy Feedback